ppc/pnv: add a PIR handler to PnvChip
The Processor Identification Register (PIR) is a register that holds a processor identifier which is used for bus transactions (XSCOM) and for processor differentiation in multiprocessor systems. It also used in the interrupt vector entries (IVE) to identify the thread serving the interrupts. P9 and P8 have some differences in the CPU PIR encoding. Signed-off-by: Cédric Le Goater <clg@kaod.org> Reviewed-by: David Gibson <david@gibson.dropbear.id.au> Signed-off-by: David Gibson <david@gibson.dropbear.id.au>
This commit is contained in:
		
							parent
							
								
									397a79e757
								
							
						
					
					
						commit
						631adaff31
					
				
							
								
								
									
										30
									
								
								hw/ppc/pnv.c
								
								
								
								
							
							
						
						
									
										30
									
								
								hw/ppc/pnv.c
								
								
								
								
							| 
						 | 
					@ -244,6 +244,32 @@ static void ppc_powernv_init(MachineState *machine)
 | 
				
			||||||
    g_free(chip_typename);
 | 
					    g_free(chip_typename);
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					/*
 | 
				
			||||||
 | 
					 *    0:21  Reserved - Read as zeros
 | 
				
			||||||
 | 
					 *   22:24  Chip ID
 | 
				
			||||||
 | 
					 *   25:28  Core number
 | 
				
			||||||
 | 
					 *   29:31  Thread ID
 | 
				
			||||||
 | 
					 */
 | 
				
			||||||
 | 
					static uint32_t pnv_chip_core_pir_p8(PnvChip *chip, uint32_t core_id)
 | 
				
			||||||
 | 
					{
 | 
				
			||||||
 | 
					    return (chip->chip_id << 7) | (core_id << 3);
 | 
				
			||||||
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					/*
 | 
				
			||||||
 | 
					 *    0:48  Reserved - Read as zeroes
 | 
				
			||||||
 | 
					 *   49:52  Node ID
 | 
				
			||||||
 | 
					 *   53:55  Chip ID
 | 
				
			||||||
 | 
					 *   56     Reserved - Read as zero
 | 
				
			||||||
 | 
					 *   57:61  Core number
 | 
				
			||||||
 | 
					 *   62:63  Thread ID
 | 
				
			||||||
 | 
					 *
 | 
				
			||||||
 | 
					 * We only care about the lower bits. uint32_t is fine for the moment.
 | 
				
			||||||
 | 
					 */
 | 
				
			||||||
 | 
					static uint32_t pnv_chip_core_pir_p9(PnvChip *chip, uint32_t core_id)
 | 
				
			||||||
 | 
					{
 | 
				
			||||||
 | 
					    return (chip->chip_id << 8) | (core_id << 2);
 | 
				
			||||||
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
/* Allowed core identifiers on a POWER8 Processor Chip :
 | 
					/* Allowed core identifiers on a POWER8 Processor Chip :
 | 
				
			||||||
 *
 | 
					 *
 | 
				
			||||||
 * <EX0 reserved>
 | 
					 * <EX0 reserved>
 | 
				
			||||||
| 
						 | 
					@ -279,6 +305,7 @@ static void pnv_chip_power8e_class_init(ObjectClass *klass, void *data)
 | 
				
			||||||
    k->chip_type = PNV_CHIP_POWER8E;
 | 
					    k->chip_type = PNV_CHIP_POWER8E;
 | 
				
			||||||
    k->chip_cfam_id = 0x221ef04980000000ull;  /* P8 Murano DD2.1 */
 | 
					    k->chip_cfam_id = 0x221ef04980000000ull;  /* P8 Murano DD2.1 */
 | 
				
			||||||
    k->cores_mask = POWER8E_CORE_MASK;
 | 
					    k->cores_mask = POWER8E_CORE_MASK;
 | 
				
			||||||
 | 
					    k->core_pir = pnv_chip_core_pir_p8;
 | 
				
			||||||
    dc->desc = "PowerNV Chip POWER8E";
 | 
					    dc->desc = "PowerNV Chip POWER8E";
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
| 
						 | 
					@ -298,6 +325,7 @@ static void pnv_chip_power8_class_init(ObjectClass *klass, void *data)
 | 
				
			||||||
    k->chip_type = PNV_CHIP_POWER8;
 | 
					    k->chip_type = PNV_CHIP_POWER8;
 | 
				
			||||||
    k->chip_cfam_id = 0x220ea04980000000ull; /* P8 Venice DD2.0 */
 | 
					    k->chip_cfam_id = 0x220ea04980000000ull; /* P8 Venice DD2.0 */
 | 
				
			||||||
    k->cores_mask = POWER8_CORE_MASK;
 | 
					    k->cores_mask = POWER8_CORE_MASK;
 | 
				
			||||||
 | 
					    k->core_pir = pnv_chip_core_pir_p8;
 | 
				
			||||||
    dc->desc = "PowerNV Chip POWER8";
 | 
					    dc->desc = "PowerNV Chip POWER8";
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
| 
						 | 
					@ -317,6 +345,7 @@ static void pnv_chip_power8nvl_class_init(ObjectClass *klass, void *data)
 | 
				
			||||||
    k->chip_type = PNV_CHIP_POWER8NVL;
 | 
					    k->chip_type = PNV_CHIP_POWER8NVL;
 | 
				
			||||||
    k->chip_cfam_id = 0x120d304980000000ull;  /* P8 Naples DD1.0 */
 | 
					    k->chip_cfam_id = 0x120d304980000000ull;  /* P8 Naples DD1.0 */
 | 
				
			||||||
    k->cores_mask = POWER8_CORE_MASK;
 | 
					    k->cores_mask = POWER8_CORE_MASK;
 | 
				
			||||||
 | 
					    k->core_pir = pnv_chip_core_pir_p8;
 | 
				
			||||||
    dc->desc = "PowerNV Chip POWER8NVL";
 | 
					    dc->desc = "PowerNV Chip POWER8NVL";
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
| 
						 | 
					@ -336,6 +365,7 @@ static void pnv_chip_power9_class_init(ObjectClass *klass, void *data)
 | 
				
			||||||
    k->chip_type = PNV_CHIP_POWER9;
 | 
					    k->chip_type = PNV_CHIP_POWER9;
 | 
				
			||||||
    k->chip_cfam_id = 0x100d104980000000ull; /* P9 Nimbus DD1.0 */
 | 
					    k->chip_cfam_id = 0x100d104980000000ull; /* P9 Nimbus DD1.0 */
 | 
				
			||||||
    k->cores_mask = POWER9_CORE_MASK;
 | 
					    k->cores_mask = POWER9_CORE_MASK;
 | 
				
			||||||
 | 
					    k->core_pir = pnv_chip_core_pir_p9;
 | 
				
			||||||
    dc->desc = "PowerNV Chip POWER9";
 | 
					    dc->desc = "PowerNV Chip POWER9";
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
| 
						 | 
					@ -58,6 +58,8 @@ typedef struct PnvChipClass {
 | 
				
			||||||
    PnvChipType  chip_type;
 | 
					    PnvChipType  chip_type;
 | 
				
			||||||
    uint64_t     chip_cfam_id;
 | 
					    uint64_t     chip_cfam_id;
 | 
				
			||||||
    uint64_t     cores_mask;
 | 
					    uint64_t     cores_mask;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					    uint32_t (*core_pir)(PnvChip *chip, uint32_t core_id);
 | 
				
			||||||
} PnvChipClass;
 | 
					} PnvChipClass;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#define TYPE_PNV_CHIP_POWER8E TYPE_PNV_CHIP "-POWER8E"
 | 
					#define TYPE_PNV_CHIP_POWER8E TYPE_PNV_CHIP "-POWER8E"
 | 
				
			||||||
| 
						 | 
					
 | 
				
			||||||
		Loading…
	
		Reference in New Issue