More phys_ram_base elimination.
Signed-off-by: Paul Brook <paul@codesourcery.com> git-svn-id: svn://svn.savannah.nongnu.org/qemu/trunk@7064 c046a42c-6fe2-441c-8c8c-71466251a162
This commit is contained in:
		
							parent
							
								
									b584726df9
								
							
						
					
					
						commit
						d758525180
					
				| 
						 | 
				
			
			@ -521,33 +521,34 @@ static void network_init (PCIBus *pci_bus)
 | 
			
		|||
     a3 - RAM size in bytes
 | 
			
		||||
*/
 | 
			
		||||
 | 
			
		||||
static void write_bootloader (CPUState *env, unsigned long bios_offset, int64_t kernel_entry)
 | 
			
		||||
static void write_bootloader (CPUState *env, uint8_t *base,
 | 
			
		||||
                              int64_t kernel_entry)
 | 
			
		||||
{
 | 
			
		||||
    uint32_t *p;
 | 
			
		||||
 | 
			
		||||
    /* Small bootloader */
 | 
			
		||||
    p = (uint32_t *) (phys_ram_base + bios_offset);
 | 
			
		||||
    p = (uint32_t *)base;
 | 
			
		||||
    stl_raw(p++, 0x0bf00160);                                      /* j 0x1fc00580 */
 | 
			
		||||
    stl_raw(p++, 0x00000000);                                      /* nop */
 | 
			
		||||
 | 
			
		||||
    /* YAMON service vector */
 | 
			
		||||
    stl_raw(phys_ram_base + bios_offset + 0x500, 0xbfc00580);      /* start: */
 | 
			
		||||
    stl_raw(phys_ram_base + bios_offset + 0x504, 0xbfc0083c);      /* print_count: */
 | 
			
		||||
    stl_raw(phys_ram_base + bios_offset + 0x520, 0xbfc00580);      /* start: */
 | 
			
		||||
    stl_raw(phys_ram_base + bios_offset + 0x52c, 0xbfc00800);      /* flush_cache: */
 | 
			
		||||
    stl_raw(phys_ram_base + bios_offset + 0x534, 0xbfc00808);      /* print: */
 | 
			
		||||
    stl_raw(phys_ram_base + bios_offset + 0x538, 0xbfc00800);      /* reg_cpu_isr: */
 | 
			
		||||
    stl_raw(phys_ram_base + bios_offset + 0x53c, 0xbfc00800);      /* unred_cpu_isr: */
 | 
			
		||||
    stl_raw(phys_ram_base + bios_offset + 0x540, 0xbfc00800);      /* reg_ic_isr: */
 | 
			
		||||
    stl_raw(phys_ram_base + bios_offset + 0x544, 0xbfc00800);      /* unred_ic_isr: */
 | 
			
		||||
    stl_raw(phys_ram_base + bios_offset + 0x548, 0xbfc00800);      /* reg_esr: */
 | 
			
		||||
    stl_raw(phys_ram_base + bios_offset + 0x54c, 0xbfc00800);      /* unreg_esr: */
 | 
			
		||||
    stl_raw(phys_ram_base + bios_offset + 0x550, 0xbfc00800);      /* getchar: */
 | 
			
		||||
    stl_raw(phys_ram_base + bios_offset + 0x554, 0xbfc00800);      /* syscon_read: */
 | 
			
		||||
    stl_raw(base + 0x500, 0xbfc00580);      /* start: */
 | 
			
		||||
    stl_raw(base + 0x504, 0xbfc0083c);      /* print_count: */
 | 
			
		||||
    stl_raw(base + 0x520, 0xbfc00580);      /* start: */
 | 
			
		||||
    stl_raw(base + 0x52c, 0xbfc00800);      /* flush_cache: */
 | 
			
		||||
    stl_raw(base + 0x534, 0xbfc00808);      /* print: */
 | 
			
		||||
    stl_raw(base + 0x538, 0xbfc00800);      /* reg_cpu_isr: */
 | 
			
		||||
    stl_raw(base + 0x53c, 0xbfc00800);      /* unred_cpu_isr: */
 | 
			
		||||
    stl_raw(base + 0x540, 0xbfc00800);      /* reg_ic_isr: */
 | 
			
		||||
    stl_raw(base + 0x544, 0xbfc00800);      /* unred_ic_isr: */
 | 
			
		||||
    stl_raw(base + 0x548, 0xbfc00800);      /* reg_esr: */
 | 
			
		||||
    stl_raw(base + 0x54c, 0xbfc00800);      /* unreg_esr: */
 | 
			
		||||
    stl_raw(base + 0x550, 0xbfc00800);      /* getchar: */
 | 
			
		||||
    stl_raw(base + 0x554, 0xbfc00800);      /* syscon_read: */
 | 
			
		||||
 | 
			
		||||
 | 
			
		||||
    /* Second part of the bootloader */
 | 
			
		||||
    p = (uint32_t *) (phys_ram_base + bios_offset + 0x580);
 | 
			
		||||
    p = (uint32_t *) (base + 0x580);
 | 
			
		||||
    stl_raw(p++, 0x24040002);                                      /* addiu a0, zero, 2 */
 | 
			
		||||
    stl_raw(p++, 0x3c1d0000 | (((ENVP_ADDR - 64) >> 16) & 0xffff)); /* lui sp, high(ENVP_ADDR) */
 | 
			
		||||
    stl_raw(p++, 0x37bd0000 | ((ENVP_ADDR - 64) & 0xffff));        /* ori sp, sp, low(ENVP_ADDR) */
 | 
			
		||||
| 
						 | 
				
			
			@ -616,7 +617,7 @@ static void write_bootloader (CPUState *env, unsigned long bios_offset, int64_t
 | 
			
		|||
    stl_raw(p++, 0x00000000);                                      /* nop */
 | 
			
		||||
 | 
			
		||||
    /* YAMON subroutines */
 | 
			
		||||
    p = (uint32_t *) (phys_ram_base + bios_offset + 0x800);
 | 
			
		||||
    p = (uint32_t *) (base + 0x800);
 | 
			
		||||
    stl_raw(p++, 0x03e00008);                                     /* jr ra */
 | 
			
		||||
    stl_raw(p++, 0x24020000);                                     /* li v0,0 */
 | 
			
		||||
   /* 808 YAMON print */
 | 
			
		||||
| 
						 | 
				
			
			@ -662,30 +663,29 @@ static void write_bootloader (CPUState *env, unsigned long bios_offset, int64_t
 | 
			
		|||
 | 
			
		||||
static void prom_set(int index, const char *string, ...)
 | 
			
		||||
{
 | 
			
		||||
    char buf[ENVP_ENTRY_SIZE];
 | 
			
		||||
    target_phys_addr_t p;
 | 
			
		||||
    va_list ap;
 | 
			
		||||
    int32_t *p;
 | 
			
		||||
    int32_t table_addr;
 | 
			
		||||
    char *s;
 | 
			
		||||
 | 
			
		||||
    if (index >= ENVP_NB_ENTRIES)
 | 
			
		||||
        return;
 | 
			
		||||
 | 
			
		||||
    p = (int32_t *) (phys_ram_base + ENVP_ADDR + VIRT_TO_PHYS_ADDEND);
 | 
			
		||||
    p += index;
 | 
			
		||||
    p = ENVP_ADDR + VIRT_TO_PHYS_ADDEND + index * 4;
 | 
			
		||||
 | 
			
		||||
    if (string == NULL) {
 | 
			
		||||
        stl_raw(p, 0);
 | 
			
		||||
        stl_phys(p, 0);
 | 
			
		||||
        return;
 | 
			
		||||
    }
 | 
			
		||||
 | 
			
		||||
    table_addr = ENVP_ADDR + sizeof(int32_t) * ENVP_NB_ENTRIES + index * ENVP_ENTRY_SIZE;
 | 
			
		||||
    s = (char *) (phys_ram_base + VIRT_TO_PHYS_ADDEND + table_addr);
 | 
			
		||||
 | 
			
		||||
    table_addr = ENVP_ADDR + sizeof(int32_t) * ENVP_NB_ENTRIES
 | 
			
		||||
                 + index * ENVP_ENTRY_SIZE + VIRT_TO_PHYS_ADDEND;
 | 
			
		||||
    stl_raw(p, table_addr);
 | 
			
		||||
 | 
			
		||||
    va_start(ap, string);
 | 
			
		||||
    vsnprintf (s, ENVP_ENTRY_SIZE, string, ap);
 | 
			
		||||
    vsnprintf(buf, ENVP_ENTRY_SIZE, string, ap);
 | 
			
		||||
    va_end(ap);
 | 
			
		||||
    pstrcpy_targphys(table_addr, ENVP_ENTRY_SIZE, buf);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
/* Kernel */
 | 
			
		||||
| 
						 | 
				
			
			@ -834,7 +834,7 @@ void mips_malta_init (ram_addr_t ram_size, int vga_ram_size,
 | 
			
		|||
        loaderparams.initrd_filename = initrd_filename;
 | 
			
		||||
        kernel_entry = load_kernel(env);
 | 
			
		||||
        env->CP0_Status &= ~((1 << CP0St_BEV) | (1 << CP0St_ERL));
 | 
			
		||||
        write_bootloader(env, bios_offset, kernel_entry);
 | 
			
		||||
        write_bootloader(env, qemu_get_ram_ptr(bios_offset), kernel_entry);
 | 
			
		||||
    } else {
 | 
			
		||||
        index = drive_get_index(IF_PFLASH, 0, fl_idx);
 | 
			
		||||
        if (index != -1) {
 | 
			
		||||
| 
						 | 
				
			
			@ -868,11 +868,10 @@ void mips_malta_init (ram_addr_t ram_size, int vga_ram_size,
 | 
			
		|||
           a neat trick which allows bi-endian firmware. */
 | 
			
		||||
#ifndef TARGET_WORDS_BIGENDIAN
 | 
			
		||||
        {
 | 
			
		||||
            uint32_t *addr;
 | 
			
		||||
            for (addr = (uint32_t *)(phys_ram_base + bios_offset);
 | 
			
		||||
                 addr < (uint32_t *)(phys_ram_base + bios_offset + bios_size);
 | 
			
		||||
                 addr++) {
 | 
			
		||||
                *addr = bswap32(*addr);
 | 
			
		||||
            uint32_t *addr = qemu_get_ram_ptr(bios_offset);;
 | 
			
		||||
            uint32_t *end = addr + bios_size;
 | 
			
		||||
            while (addr < end) {
 | 
			
		||||
                bswap32s(addr);
 | 
			
		||||
            }
 | 
			
		||||
        }
 | 
			
		||||
#endif
 | 
			
		||||
| 
						 | 
				
			
			@ -881,7 +880,7 @@ void mips_malta_init (ram_addr_t ram_size, int vga_ram_size,
 | 
			
		|||
    /* Board ID = 0x420 (Malta Board with CoreLV)
 | 
			
		||||
       XXX: theoretically 0x1e000010 should map to flash and 0x1fc00010 should
 | 
			
		||||
       map to the board ID. */
 | 
			
		||||
    stl_raw(phys_ram_base + bios_offset + 0x10, 0x00000420);
 | 
			
		||||
    stl_phys(0x1fc00010LL, 0x00000420);
 | 
			
		||||
 | 
			
		||||
    /* Init internal devices */
 | 
			
		||||
    cpu_mips_irq_init_cpu(env);
 | 
			
		||||
| 
						 | 
				
			
			
 | 
			
		|||
| 
						 | 
				
			
			@ -80,6 +80,7 @@ static void load_kernel (CPUState *env)
 | 
			
		|||
    int64_t entry, kernel_low, kernel_high;
 | 
			
		||||
    long kernel_size, initrd_size;
 | 
			
		||||
    ram_addr_t initrd_offset;
 | 
			
		||||
    int ret;
 | 
			
		||||
 | 
			
		||||
    kernel_size = load_elf(loaderparams.kernel_filename, VIRT_TO_PHYS_ADDEND,
 | 
			
		||||
                           (uint64_t *)&entry, (uint64_t *)&kernel_low,
 | 
			
		||||
| 
						 | 
				
			
			@ -120,21 +121,19 @@ static void load_kernel (CPUState *env)
 | 
			
		|||
 | 
			
		||||
    /* Store command line.  */
 | 
			
		||||
    if (initrd_size > 0) {
 | 
			
		||||
        int ret;
 | 
			
		||||
        ret = sprintf((char *)(phys_ram_base + (16 << 20) - 256),
 | 
			
		||||
                      "rd_start=0x" TARGET_FMT_lx " rd_size=%li ",
 | 
			
		||||
                      PHYS_TO_VIRT((uint32_t)initrd_offset),
 | 
			
		||||
                      initrd_size);
 | 
			
		||||
        strcpy ((char *)(phys_ram_base + (16 << 20) - 256 + ret),
 | 
			
		||||
                loaderparams.kernel_cmdline);
 | 
			
		||||
    }
 | 
			
		||||
    else {
 | 
			
		||||
        strcpy ((char *)(phys_ram_base + (16 << 20) - 256),
 | 
			
		||||
                loaderparams.kernel_cmdline);
 | 
			
		||||
        char buf[64];
 | 
			
		||||
        ret = snprintf(buf, 64, "rd_start=0x" TARGET_FMT_lx " rd_size=%li ",
 | 
			
		||||
                       PHYS_TO_VIRT((uint32_t)initrd_offset),
 | 
			
		||||
                       initrd_size);
 | 
			
		||||
        cpu_physical_memory_write((16 << 20) - 256, (void *)buf, 64);
 | 
			
		||||
    } else {
 | 
			
		||||
        ret = 0;
 | 
			
		||||
    }
 | 
			
		||||
    pstrcpy_targphys((16 << 20) - 256 + ret, 256,
 | 
			
		||||
                     loaderparams.kernel_cmdline);
 | 
			
		||||
 | 
			
		||||
    *(int32_t *)(phys_ram_base + (16 << 20) - 260) = tswap32 (0x12345678);
 | 
			
		||||
    *(int32_t *)(phys_ram_base + (16 << 20) - 264) = tswap32 (ram_size);
 | 
			
		||||
    stl_phys((16 << 20) - 260, 0x12345678);
 | 
			
		||||
    stl_phys((16 << 20) - 264, ram_size);
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
static void main_cpu_reset(void *opaque)
 | 
			
		||||
| 
						 | 
				
			
			
 | 
			
		|||
| 
						 | 
				
			
			@ -182,7 +182,7 @@ static void mpc8544ds_init(ram_addr_t ram_size, int vga_ram_size,
 | 
			
		|||
    ram_size &= ~(RAM_SIZES_ALIGN - 1);
 | 
			
		||||
 | 
			
		||||
    /* Register Memory */
 | 
			
		||||
    cpu_register_physical_memory(0, ram_size, 0);
 | 
			
		||||
    cpu_register_physical_memory(0, ram_size, qemu_ram_alloc(ram_size));
 | 
			
		||||
 | 
			
		||||
    /* MPIC */
 | 
			
		||||
    irqs = qemu_mallocz(sizeof(qemu_irq) * OPENPIC_OUTPUT_NB);
 | 
			
		||||
| 
						 | 
				
			
			@ -247,7 +247,8 @@ static void mpc8544ds_init(ram_addr_t ram_size, int vga_ram_size,
 | 
			
		|||
 | 
			
		||||
    /* Load initrd. */
 | 
			
		||||
    if (initrd_filename) {
 | 
			
		||||
        initrd_size = load_image(initrd_filename, phys_ram_base + initrd_base);
 | 
			
		||||
        initrd_size = load_image_targphys(initrd_filename, initrd_base,
 | 
			
		||||
                                          ram_size - initrd_base);
 | 
			
		||||
 | 
			
		||||
        if (initrd_size < 0) {
 | 
			
		||||
            fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
 | 
			
		||||
| 
						 | 
				
			
			
 | 
			
		|||
| 
						 | 
				
			
			@ -283,12 +283,11 @@ static inline void pxa2xx_dma_rdst_set(struct pxa2xx_lcdc_s *s)
 | 
			
		|||
/* Load new Frame Descriptors from DMA */
 | 
			
		||||
static void pxa2xx_descriptor_load(struct pxa2xx_lcdc_s *s)
 | 
			
		||||
{
 | 
			
		||||
    struct pxa_frame_descriptor_s *desc[PXA_LCDDMA_CHANS];
 | 
			
		||||
    struct pxa_frame_descriptor_s desc;
 | 
			
		||||
    target_phys_addr_t descptr;
 | 
			
		||||
    int i;
 | 
			
		||||
 | 
			
		||||
    for (i = 0; i < PXA_LCDDMA_CHANS; i ++) {
 | 
			
		||||
        desc[i] = 0;
 | 
			
		||||
        s->dma_ch[i].source = 0;
 | 
			
		||||
 | 
			
		||||
        if (!s->dma_ch[i].up)
 | 
			
		||||
| 
						 | 
				
			
			@ -303,15 +302,14 @@ static void pxa2xx_descriptor_load(struct pxa2xx_lcdc_s *s)
 | 
			
		|||
            descptr = s->dma_ch[i].descriptor;
 | 
			
		||||
 | 
			
		||||
        if (!(descptr >= PXA2XX_SDRAM_BASE && descptr +
 | 
			
		||||
                    sizeof(*desc[i]) <= PXA2XX_SDRAM_BASE + phys_ram_size))
 | 
			
		||||
                    sizeof(desc) <= PXA2XX_SDRAM_BASE + phys_ram_size))
 | 
			
		||||
            continue;
 | 
			
		||||
 | 
			
		||||
        descptr -= PXA2XX_SDRAM_BASE;
 | 
			
		||||
        desc[i] = (struct pxa_frame_descriptor_s *) (phys_ram_base + descptr);
 | 
			
		||||
        s->dma_ch[i].descriptor = desc[i]->fdaddr;
 | 
			
		||||
        s->dma_ch[i].source = desc[i]->fsaddr;
 | 
			
		||||
        s->dma_ch[i].id = desc[i]->fidr;
 | 
			
		||||
        s->dma_ch[i].command = desc[i]->ldcmd;
 | 
			
		||||
        cpu_physical_memory_read(descptr, (void *)&desc, sizeof(desc));
 | 
			
		||||
        s->dma_ch[i].descriptor = tswap32(desc.fdaddr);
 | 
			
		||||
        s->dma_ch[i].source = tswap32(desc.fsaddr);
 | 
			
		||||
        s->dma_ch[i].id = tswap32(desc.fidr);
 | 
			
		||||
        s->dma_ch[i].command = tswap32(desc.ldcmd);
 | 
			
		||||
    }
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
| 
						 | 
				
			
			
 | 
			
		|||
		Loading…
	
		Reference in New Issue